# HIGH SPEED AND LOWPOWER GDI BASED FULL ADDER

Z.ZAIN

Information Systems Department, College of Computer & Information Sciences, Princess Nourah Bint Abdulrahman University, Riyadh, Saudi Arabia, Email id : zmzain@pnu.edu.sa Received: 25.01.19, Revised: 27.02.19, Accepted: 28.04.19

# ABSTRACT

Full adder is one of the fundamental digital block in the many electronic circuits. As the day by day scaling down the technology(Deep-sub micron level) power consumption becomes one of the primary concern for any portable electronic devices. In this paper our main motto is to design and implement the low power full swing full adder, using GDI (Gate Diffusion input )technique. Simulated full swing GDI based adder using the cadence virtuoso in 180nm technology. and also we conducted the a comprehensive study on different types of full adders and their performances with respect to SERF and 28 T circuits respectively.

# Keywords: Full Adder, GDI

# INTRODUCTION

With the enormous development of versatile electronic items, the creators are headed to endeavour for longer battery life, higher speed, and improved quality with innovation scaling, which push the market interest for additional what's more and more capacity in Integrated circuit(IC).In many electronic devices addition is one the fundamental operation, these operation can be widely used in many application areas. full adder is one of the basic fundamental electronic circuit which can extensively used to perform the addition operation. A wide

verity of full adders have been implemented and using different circuit topologies to simulated perform the single bit addition[1-3].although many of papers has been published on full adders and mentioned in literature survey [4-6] but which produces the different yields in terms of propagation delay, power consumption, size and wiring complexity of the circuit. the basic block diagram of full adder as shown in fig1 and its truth table 1 represents the operation of full adder.

| Table 1. Cluch table of 1010-1011 adder | Table | 1: truth | ı table o | of 1bit-full | adder. |
|-----------------------------------------|-------|----------|-----------|--------------|--------|
|-----------------------------------------|-------|----------|-----------|--------------|--------|

| Input |      |     | Out | out   |
|-------|------|-----|-----|-------|
| A     | в    | Cin | Sum | Carry |
| 0     | 0    | 0   | 0   | 0     |
| 0     | 0    | 1   | 1   | 0     |
| 0     | 1    | a   | 1   | 0     |
| 0     | 1    | 1   | 0   | 1     |
| 1     | 0    | o   | 1   | 0     |
| 1     | . 63 | 1   | U U | 1     |
| 1     | 1    | o   | 0   | 1     |
| 1     | 1    | -   | 1   | 1     |



Fig 1:Block diagram of Full Adder.

The rest of the paper is organised as follows section 2 describes the various types of the CMOS type full adders and their comparison 3 explains the GDI based CMOS full adder and simulation results.

#### **Previous work**

A wide verity of CMOS full adders cells are proposed to achieve the high speed and low power. Generally full adders have been classified majorly in two types such as classical design, which means the whole circuit can be implemented using only PMOS and NMOS by means of pull up and pull down configuration modelling[7]. On the other hand design of full adder using hybrid style, the circuit can be designed using the more than one logic style[]. in below section we are explaining the different types of full adders using the CMOS architectures respectively.

# CMOS full adder using 28 transistors

As shown in Fig:2 the full adder is designed using 28 transistors using convention CMOS topology. Due to more number of transistors which may leads to more power consumption and occupies the huge area. One of the most desired feature and significant advantage is it offers the full voltage swing, better noise immunity and operated at wide range of temperature.



Fig 2: CMOS full adder using 28 transistors.

#### CMOS full adder using 16 transistors

in order to reduce the number of transistors and decrease the power consumption proposed a full adder by compositing of 16 transistors. The design is combination of XOR and XNOR circuits as well as transmission gate respectively. This 16 transistor adder reduces the power as compared to conventional full adder circuit. the architecture of the CMOS full adder as shown in figure 3. respectively[8-10].



Fig 3: CMOS full adder using 16 transistors.

#### Static Energy Recovery Full Adder (SERF)

Further to improve the performance of the proposed a full adder using only 10 transistors. this full adder reduces the power and enhances the speed of the circuit to achieve the sum and carry output without reducing the full swing voltage. During the design of the SERF there is no direct connection is between VDD to ground. The capacitor stores the capacitor stores the charge with respect to the supply grounds. figure4. depicts the CMOS SERF full adder.

Zain et al / High Speed And Lowpower Gdi Based Full Adder



# GDI based full adder

The basic GDI cell is designed with the help of CMOS inverters, the architecture consists of PMOS and NMOS transistors. In conventional CMOS inverter PMOS and NMOS substrates are connected to VDD and ground respectively. On the other hand here the diffusion terminals are taken to be input terminals. The basic GDI based cell shown by figure 5 respectively. As the GDI cell is going to perform the different types of the Boolean operations, (inverter, buffer, or, xor, nor, mux)as shown in the table-2.

Table 2. Truth table of CMOS GDI cell

| N | P | G | Out   | Tunction |
|---|---|---|-------|----------|
| 0 | В | A | Ā.В   | ाह       |
| в | 1 | A | ĀIB   | F2       |
| 1 | в | Λ | AB    | OR       |
| в | 0 | A | AB    | AND      |
| с | B | A | ABLAC | MUX      |
| 0 | 1 | A | A     | NOT      |



#### Proposed GDI full adder

The proposed GDI based full adder is generates the full swing output without need of the any swing restoring circuits. which completely avoids the buffers there the performance can be improved. The possible full swing can be achieved by rewriting the full adder expression in to the equation(1)& (2) respectively. the designed structure as shown in figure 6 and whose layout also drawn using the cadence virtuoso 180 nm technology.verifed the DRC,LVS and RC extraction for the proposed circuit.

Zain et al / High Speed And Lowpower Gdi Based Full Adder

$$Sum = \overline{C_{in}} (A XOR B) + C_{in} (A XNOR B)$$
(1)



Fig 6: proposed full swing GDI full adder.

### simulation setup

In order to measure the metrics of the proposed full adder we have been simulated using the cadence virtuoso 180nm technology, with the supply voltage of 1.8v and ambient temperature of 27°C respectively. All PMOS and NMOS transistors has Lmin=180nm.we applied the 50ms at transient time and verified the output voltage at all nodes. From the obtained results it consumes the minimum power consumption of 1084nanowatts and maximum power consumption of 1217 and 1084nanowatts. In similar passion the delay was obtained as 22.6 and 31.8ps respectively.



Fig 7: Layout for Proposed full swing GDI full adder.

# Conclusion

The proposed GDI based full adder requires the total number of 22 transistors and which produces the output without any degradation. The design opts for high speed ALU and DSP processors without power consumption and produces the fast operation. hence the proposed GDI full adder widely employed for high speed VLSI application.

#### References

- A. Chandrakasan, R.W. Broderson, Low Power Digital CMOS Design, Kluwer Academic Publishers, 2002.
- 2. N.H.E.Weste, D. Harris, CMOS VLSI Design, Pearson Education, 2005.
- V.G. Oklobdzija, D. Villeger, Improving multiplier design using improved column compression tree and optimized final adder in CMOS technology, IEEE Trans.VLSI Syst. 3 (2) (1995) 292–301.
- 4. A.M. Shams, D.K. Darwish, M.A. Bayoumi, Performance analysis of low power I-bit CMOS full

adder cells, IEEE Trans. VLSI Syst. 10 (1) (2002) 20-29.

- M. Maeen, V. Foroutan, K. Navi, On the design of low power 1 -bit full adder cell, IEICE Electron. Expr. 6 (16) (2009) 1148-1154.
- J.M. Rabey, A. Chandrakasan, B. Nikolic, Digital Integrated Circuit, A Design Perspective, Prentice Hall, Englewood Cliffs, NJ, 2002.
- S. Purohit, M. Margala, Investigating the impact of logic and circuit implementation for full adder performance, IEEE Trans. VLSI Syst. 20 (7) (2012) 1327–1331.
- R. Singh, S. Akashe, Modeling and analysis of low power IOT full adder with reduced ground noise, J. Circuits Syst. Comput. 23 (14) (2014) 1–14.
- R. Patel, H. Parasar, M. Wajid, Faster arithmetic and logical unit CMOS design with reduced number of transistors, Proc. of Intl. Conf. on Advances in Communication, Network and Computing 142 (2011) 519–522.
- P.M. Lee, C.H. Hsu, Y.H. Hung, Novel 10-T full adders realized by GDI structure, Proc. IEEE Int. Symp. Integr. Circuits (2007) 115–118.